## **Latches and Flip-Flops**

- So far we have only considered "combinational circuits". Recall that in combinational circuits the "output" depends only on the "current inputs". These circuits have no memory of past inputs.

- For example, if you apply "0" and "1" to the input of an AND gate, the output will be "0". If you then change the inputs to "1" and "1", the output will be "1". This is obtained independent of what the input/output were in the previous case. So we say, the output depends only on the current input values.

- In "sequential circuits" however, the "output" depends on the "current and past inputs". An example of a sequential circuit is a counter. At a given time, the output of a counter is dependent on its past input.
- Sequential circuits require blocks to store information of past states.

## **Bistable Elements**

- The simplest sequential circuit consists of a pair of inverters forming a loop.
- This circuit has no inputs.



- This circuit can also be represented as below (twisted representation):



- The circuit has two states. These states can be represented by one variable, say "Q".





# Ball and Hill Analogy:

- If the ball sits at the top, it may sit there precariously for a while, until a random force (wind, earthquakes, etc) start it rolling down the hill.



We cannot change the stered information, when the bistable element is powered on.
To be able to change the information, we need exita inputs.

## Latches

- Latches are the most basic storage elements.
- Latches do not need a clock signal. The output of the latch can change at anytime (based on the input).
- Latches are referred to as level-sensitive storage elements.
- Examples of latches are : S-R latch,  $\overline{S}$   $\overline{R}$  latch, D latch.



#### In summary:



## Timing Diagram:



tpw(min): minimum pulse width required so the latch does not go to the metastable state.

t<sub>pLH(SQ)</sub>: propoagation delay for Q to change from low to high with respect to S changing from the low to high.

t<sub>phl(RQ)</sub>: propoagation delay for Q to change from high to low with respect to R changing from the low to high.



 $t_{rec}$  (recovery time): the latch may go to metastable state if both inputs S and R are negated simoultaneously.  $t_{rec}$  is the minimum time needed between negating the inputs S and R so they are not considered as simultaneous.





Characteristic equation



#### S-R Latch with Additional Control Input (Enable)



## D (Data) Latch

- Has two inputs: D for input data, and C for enable.
- The forbidden state does occur in D latches.
- As long as C=1, the latch will change according to the value of input D.





# **Clock Signals**



## Flip Flops

- A flip-flop is a single bit storage unit that works with clock signals.
- Edge-triggered flip-flops can change state only on the edge (either rising or falling) of a clock signal.
- Positive-edge-triggered flip-flops can change state only on the rising edge of a clock signal.
- Negative-edge-triggered flip-flops can change state only on the falling edge of a clock signal.
- Examples of flip-flops are: D flip-flop, T flip-flop, and J-K flip-flop

#### Positive-Edge-Triggered D Flip-Flop

- Consists of cascading two D latches.
- The first latch (closer to the input) is called the Master latch. The second latch (closer to the output) is called the Slave latch.
- Clock signal is applied to the control input of the D latches. The Master latch receives the inverted version of the clock signal, and the Slave latch receives the clock signal.



# **Timing Parameters:**

t<sub>setup</sub> (setup time): minimum time that the input signal must be present prior to a clock edge.

thold (hold time): minimum time that the input signal mush be kept after the clock edge.



## Negative-Edge-Triggered D Flip-Flop

- Consists of cascading two D latches.
- The Master latch receives the clock signal, and the Slave latch receives the inverted version of the clock signal.



#### **Edge-Triggered D Flip-Flop with Asynchronous Inputs**

- Asynchronous inputs may be used to force the flip-flop to a particular state "independent" of the CLK and D inputs.
- These inputs, typically labeled PR (*preset*) and CLR (*clear*), behave like the set and reset inputs on an S-R latch.



## **Edge-Triggered D Flip-Flop with Enable Inputs**

- Adding tan "Enable" input makes it possible to hold the last value stored, rather than load a new value, at the clock edge.



#### T (Toggle) Flip-Flop



# T Flip-Flop with Enable Input

- The flip-flop changes state at the triggering edge of the clock only if the EN signal is asserted.

